

### **FEATURES & APPLICATIONS**

- Two Programmable Reset Outputs, SOFT\_RST# And HARD\_RST#
- De-Bounced Push-Button Reset Input With a Programmable Delay Up To 40 Seconds Prior To Reset Assertion
- 8 Programmable Settings For Both SOFT\_RST# And HARD\_RST# Delay
- Programmable Voltage Monitor With 8 Voltage Settings To Trigger SOFT\_RST# Output
- Programmable Reset Output Duration From 1-200ms
- Built-In 15us Voltage Glitch Filtering And Input "De-Bouncing"
- 6 Ball Ultra CSP<sup>™</sup> (Chip-Scale) Package
- 8 Lead SOIC Package

#### Applications

- PDAs, Handheld PCs, Cameras, Camcorders
- Handheld GPS Equipment
- Satellite And Cable-TV Set-Top Box

### Preliminary Information <sup>1</sup> (See Last Page)

### INTRODUCTION

The SMR101 is a programmable reset controller designed especially for embedded consumer electronics. The device provides dual outputs that can be used to implement "soft" and "hard" system resets. Both resets can be triggered by an external reset input, and an internal voltage monitor can trigger the soft reset. Typically a "soft" reset applies to volatile registers in an embedded controller while a hard reset is equivalent to a full power cycle without the associated power-up delays. The SMR101 receives an external push-button input using an internal programmable debounced timer. The push button input hold down time is programmable up to 40 seconds with an internal on-chip timer. A "short" hold down time (0.125-10 sec) asserts the SOFT RST# pin while a long hold down time (0.5-40 sec) asserts the HARD\_RST# pin. Both reset outputs have programmable output durations from 1-200ms. Additionally, voltage monitoring is provided via a programmable threshold detector (2.30V - 4.50V) on This voltage detector asserts the the VDD pin. SOFT RST# pin for the same 1-200ms output duration as above. A 15us glitch filter avoids nuisance tripping that can result in unnecessary system resets. The SMR101 is factory programmed, to default values: however, multiplexed programming pins are also provided for in-system programming for prototype purposes.





1717 Fox Drive • San Jose CA 95131 • http://www.summitmicro.com 2091 2 1 4/21/2005 Phone 408 436-9890 • FAX 408 436-9897





### **GENERAL DESCRIPTION**

The SMR101 is a programmable reset controller that monitors the power supply in  $\mu$ P and digital systems for under voltage conditions The integrated feature set provides excellent circuit reliability and low cost by eliminating external components while the programmable settings allow "on the fly" adjustments necessary for modern control techniques.

The device performs several functions: it first asserts a "soft" reset signal whenever the VDD supply voltage declines below a preset threshold, keeping it asserted for a programmable time period after VDD has risen above the reset threshold. The part also provides a push button input with two programmable delays for hierarchical manual system reset.

The open-drain SOFT\_RST# and HARD\_RST# outputs have on-chip 100K pull-up resistors and do not require external pull-up resistors unless more drive current is needed (see figure 3). The SOFT\_RST# comparator is designed to ignore fast transients on VDD, and the output is guaranteed to be in the correct logic state for VDD down to 1V. Low supply current makes the SMR101 ideal for use in portable equipment. The RESET\_IN# input includes a programmable hold-down delay timer for use with a push button switch for consumer equipment such as set-top boxes and PCs.

A microprocessor's ( $\mu$ P's) reset input starts the  $\mu$ P in a known state. The SMR101 asserts a SOFT\_RST# to

#### Preliminary Information

prevent code execution errors during power-up, power-down, or UnderVoltage (UV) conditions whenever the VDD supply voltage declines below a programmed limit (V<sub>MON</sub>). There are 8 programmable voltage settings to trigger the SOFT RST# output. SOFT RST# stays asserted for a programmable period after VDD has risen above the reset threshold. The SOFT RST# signal is also asserted whenever the RESET IN# input is asserted for a programmed delay. There are 8 programmable timing settings (T<sub>RESET SR</sub>) to trigger SOFT RST# output. The HARD RST# signal is also asserted whenever the RESET IN# input is asserted for a separate programmed delay. There are 8 programmable timing settings ( $T_{RESET HR}$ ) to trigger the HARD RST# output. It is recommended that the soft reset time be of a shorter duration than that of the HARD RST#.

In addition to issuing a reset to the  $\mu$ P during powerup, power-down, and brownout conditions, the SMR101 is immune to short-duration VDD transients (glitches) due to an internal glitch filter. A external 0.1 $\mu$ F bypass capacitor mounted as close as possible to the VDD pin provides additional transient immunity. Since the SOFT\_RST# and HARD\_RST# outputs are open drain, the device interfaces easily with  $\mu$ Ps that have bidirectional-reset pins. Connecting the SOFT\_RST# output directly to the  $\mu$ P's RESET pin allows either the  $\mu$ P or the SMR101 to assert a reset.







Preliminary Information

### INTERNAL BLOCK DIAGRAM



Figure 3 – SMR101 Internal Block Diagram.

| Pushbutton Input delay (seconds) |           |                   |           | Voltage Monitor Threshold (V) |         | RESET Timeout Period (ms) |      |
|----------------------------------|-----------|-------------------|-----------|-------------------------------|---------|---------------------------|------|
| Register<br>Value                | HARD_RST# | Register<br>Value | SOFT_RST# | Register Value                | Voltage | Register Value            | Time |
| 000                              | 0.5       | 000               | 0.125     | 000                           | 4.50    | 00                        | 1    |
| 001                              | 1         | 001               | 0.25      | 001                           | 4.25    | 01                        | 25   |
| 010                              | 2         | 010               | 0.5       | 010                           | 2.97    | 10                        | 100  |
| 011                              | 4         | 011               | 1         | 011                           | 2.81    | 11                        | 200  |
| 100                              | 8         | 100               | 2         | 100                           | 2.70    |                           |      |
| 101                              | 16        | 101               | 4         | 101                           | 2.55    |                           |      |
| 110                              | 32        | 110               | 8         | 110                           | 2.43    |                           |      |
| 111                              | 40        | 111               | 10        | 111                           | 2.30    |                           |      |

Figure 4 – SMR101 Register Maps. The SMR101 is user programmable using the SMX3199 Programmer and the SMR101 Windows GUI.



Preliminary Information



| PIN DES               | PIN DESCRIPTIONS       |             |           |                                                                                                                                                |  |  |  |
|-----------------------|------------------------|-------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| CSP<br>Ball<br>Number | SOIC<br>Lead<br>Number | Pin<br>Type | Pin Name  | Pin Description                                                                                                                                |  |  |  |
| A1                    | 1                      | I           | PROG      | High voltage programming pin. Connected to ground during normal operation.                                                                     |  |  |  |
| A2                    | 8                      | PWR         | VDD       | Positive supply voltage.                                                                                                                       |  |  |  |
| B1                    | 4                      | PWR         | GND       | Ground pin.                                                                                                                                    |  |  |  |
| B2                    | 5                      | 0           | HARD_RST# | Open Drain active low Hard Reset Out indicator. Internally connected to VDD through a $100 \text{K}\Omega$ resistor.                           |  |  |  |
| C1                    | 3                      | I           | RESET_IN# | De-bounced push button switch input. Internally connected to VDD through a $100K\Omega$ resistor. Also used as the Data input programming pin. |  |  |  |
| C2                    | 6                      | 0           | SOFT_RST# | Open Drain active low Soft Reset Out indicator. Internally connected to VDD through a $100 \text{K}\Omega$ resistor.                           |  |  |  |
| NA                    | 2,7                    | NC          | NC        | No Connect                                                                                                                                     |  |  |  |



Preliminary Information

### ABSOLUTE MAXIMUM RATINGS

| Temperature Under Bias                | 55°C to +125°C |
|---------------------------------------|----------------|
| Storage Temperature                   | 65°C to +125°C |
| Terminal Voltage with Respect to GND: |                |
| V <sub>DD</sub>                       | 0.3V to +6.0V  |
| PROG, RESET_IN#                       |                |
| All Others                            | VDD + 0.7V     |
| Output Short Circuit Current          | 100mA          |
| Reflow Solder Temperature (30 secs)   | 260°C          |
| ESD Rating per JEDEC                  |                |
| Latch-Up testing per JEDEC            |                |

Note - The device is not guaranteed to function outside its operating rating. Stresses listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions outside those listed in the operational sections of the specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. Devices are ESD sensitive. Handling precautions are recommended.

### **RECOMMENDED OPERATION CONDITIONS**

| Temperature Range (Commercial) | 0°C to +70°C |
|--------------------------------|--------------|
| Supply Voltage <sup>1</sup>    | 3.3V +/-10%  |

Note 1 – The device can operate over a supply range of 2.7V to 5.5V.

| Package Thermal Resistance (O <sub>JA</sub> ) |          |
|-----------------------------------------------|----------|
| 8 Lead SOIC                                   | 23°C/W   |
| 6 Ball <i>Ultra</i> CSP <sup>™</sup>          | .TBD°C/W |

Moisture Classification Level 1 (MSL 1) per J-STD- 020

#### **RELIABILITY CHARACTERISTICS**

| Data Retention | 100 Years      |
|----------------|----------------|
| Endurance      | 100,000 Cycles |

| (Over recommended operating conditions, unless otherwise noted. All voltages are relative to GND.) |                                              |                                      |         |      |         |      |  |  |
|----------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------|---------|------|---------|------|--|--|
| Symbol                                                                                             | Parameter                                    | Notes                                | Min.    | Тур. | Max     | Unit |  |  |
| $V_{\text{DD}}$                                                                                    | Supply Voltage Range                         |                                      | 2.7     | 3.3  | 5.5     | V    |  |  |
| I <sub>DD</sub>                                                                                    | Dowor Supply Current                         | VDD = 3.3V, no<br>RESET in progress. |         | 40   | 50      |      |  |  |
|                                                                                                    | Power Supply Current                         | VDD = 5.5V, no<br>RESET in progress. |         | 55   | 65      | μA   |  |  |
| t <sub>GLITCH</sub>                                                                                | Glitch filter time                           |                                      |         | 15   | 18      | μS   |  |  |
| V <sub>IH</sub>                                                                                    | Input High Voltage                           | VDD = 3.3V                           | 0.9xVDD |      | VDD     | V    |  |  |
| $V_{\text{IL}}$                                                                                    | Input Low Voltage                            | VDD = 3.3V                           |         |      | 0.1xVDD | V    |  |  |
| V <sub>OL</sub>                                                                                    | Open Drain Outputs (HARD_RST#,<br>SOFT_RST#) | ISINK = 1mA                          | 0       |      | 0.4     | V    |  |  |
| I <sub>OL</sub>                                                                                    | Output Low Current                           |                                      | 0       |      | 1.0     | mA   |  |  |



Preliminary Information

| (Over ı               |                                                           | ons, unless otherwise noted. All |       |       |       |      |
|-----------------------|-----------------------------------------------------------|----------------------------------|-------|-------|-------|------|
| Symbol                | Parameter                                                 | Notes                            | Min.  | Тур.  | Max   | Unit |
| T <sub>reset</sub>    | Reset Output Timeout period                               |                                  | 0.80  | 1     | 1.20  | ms   |
|                       |                                                           | Programmed Default = 100ms       | 20    | 25    | 30    | ms   |
|                       |                                                           |                                  | 80    | 100   | 120   | ms   |
|                       |                                                           |                                  | 160   | 200   | 240   | ms   |
|                       |                                                           |                                  | 4.41  | 4.5   | 4.59  | V    |
|                       |                                                           |                                  | 4.16  | 4.25  | 4.34  | V    |
|                       |                                                           |                                  | 2.91  | 2.97  | 3.03  | V    |
| V <sub>MON</sub>      | Voltage Monitor Threshold <sup>1</sup>                    | Programmed Default = 2.97V       | 2.75  | 2.81  | 2.87  | V    |
| - MON                 |                                                           |                                  | 2.64  | 2.7   | 2.76  | V    |
|                       |                                                           |                                  | 2.5   | 2.55  | 2.6   | V    |
|                       |                                                           |                                  | 2.38  | 2.43  | 2.48  | V    |
|                       |                                                           |                                  | 2.25  | 2.3   | 2.35  | V    |
|                       | Programmable Reset Hold-<br>Down Delay times (soft reset) | Programmed Default = 0.25s       | 0.10  | 0.125 | 0.15  | S    |
|                       |                                                           |                                  | 0.20  | 0.25  | 0.30  | s    |
|                       |                                                           |                                  | 0.40  | 0.5   | 0.60  | S    |
| T <sub>RESET_SR</sub> |                                                           |                                  | 0.80  | 1     | 1.20  | s    |
| RESEI_SR              |                                                           |                                  | 1.60  | 2     | 2.40  | s    |
|                       |                                                           |                                  | 3.20  | 4     | 4.80  | s    |
|                       |                                                           |                                  | 6.40  | 8     | 9.60  | s    |
|                       |                                                           |                                  | 8     | 10    | 12    | s    |
|                       | Programmable Reset Hold-<br>Down Delay times (hard reset) |                                  | 0.40  | 0.5   | 0.60  | s    |
|                       |                                                           |                                  | 0.80  | 1     | 1.20  | s    |
|                       |                                                           | Programmed Default = 4s          | 1.60  | 2     | 2.40  | s    |
| T                     |                                                           |                                  | 3.20  | 4     | 4.80  | s    |
| T <sub>RESET_HR</sub> |                                                           |                                  | 6.40  | 8     | 9.60  | s    |
|                       |                                                           |                                  | 12.80 | 16    | 19.20 | s    |
|                       |                                                           |                                  | 25.60 | 32    | 38.40 | s    |
|                       |                                                           |                                  | 32    | 40    | 48    | s    |

Note 1 - Voltage monitor threshold accuracies are relative to factory programmed setting, deviation from this setting can result in errors exceeding those stated above.



Preliminary Information

## PACKAGE OUTLINE







Preliminary Information

## PACKAGE OUTLINE (CONTINUED)







Preliminary Information



The default device ordering number is SMR101E-316 and is programmed as described in the AC Operating Characteristics table on page 6 and tested over the commercial temperature range.

NOTICE

NOTE 1 - This is a *Preliminary Information* data sheet that describes a Summit product currently in pre-production with limited characterization.

SUMMIT Microelectronics, Inc. reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. SUMMIT Microelectronics, Inc. assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained herein reflect representative operating parameters, and may vary depending upon a user's specific application. While the information in this publication has been carefully checked, SUMMIT Microelectronics, Inc. shall not be liable for any damages arising as a result of any error or omission.

SUMMIT Microelectronics, Inc. does not recommend the use of any of its products in life support or aviation applications where the failure or malfunction of the product can reasonably be expected to cause any failure of either system or to significantly affect their safety or effectiveness. Products are not authorized for use in such applications unless SUMMIT Microelectronics, Inc. receives written assurances, to its satisfaction, that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; and (c) potential liability of SUMMIT Microelectronics, Inc. is adequately protected under the circumstances.

Device Errata sheets can be accessed at: <u>http://www.summitmicro.com/errata/</u>

Revision 2.1 - This document supersedes all previous versions. Please check the Summit Microelectronics Inc. web site at <u>http://www.summitmicro.com</u> for data sheet updates.

© Copyright 2005 SUMMIT MICROELECTRONICS, Inc. **PROGRAMMABLE ANALOG FOR A DIGITAL WORLD™** *Ultra* CSP<sup>™</sup> is a registered name of FlipChip International, LLC.